## **DESCRIPTION**

The A25C64 devices are Electrically Erasable Programmable Memory (EEPROM) organized as 8192 x 8 bits, accessed through the SPI bus.

The A25C64 can operate with a supply range from 1.7V to 5.5V

The A25C64 is available in SOP8, TSSOP8 and DFN8, packages.

### ORDERING INFORMATION

| Package Type                   | Part Number             |                |  |  |  |
|--------------------------------|-------------------------|----------------|--|--|--|
| SOP8                           | MO                      | A25C64M8R-X    |  |  |  |
| SPQ:2,500pcs/Reel              | M8                      | A25C64M8VR-X   |  |  |  |
| TSSOP8                         | TMX8                    | A25C64TMX8R-X  |  |  |  |
| SPQ: 3,000pcs/Reel             | IIVIAO                  | A25C64TMX8VR-X |  |  |  |
| DFN8                           | J8                      | A25C64J8R-X    |  |  |  |
| SPQ: 3,000pcs/Reel             | Jo                      | A25C64J8VR-X   |  |  |  |
|                                | X: Temperature          |                |  |  |  |
|                                | A : -                   | 40°C to +85°C  |  |  |  |
| Note                           | В:-                     | 40°C to +105°C |  |  |  |
| Note                           | C : -                   | 40°C to +125°C |  |  |  |
|                                | V: Halogen Free Package |                |  |  |  |
|                                | R: Tape & Reel          |                |  |  |  |
| AiT provides all RoHS products |                         |                |  |  |  |

## **FEATURES**

Serial Peripheral Interface (SPI) data transfer

Protocol
Memory A25C64:

64 Kbits (8 Kbytes) of EEPROM

Page size: 32 bytes

Extended Temperature Range

A: -40°C to +85°C

B: -40°C to +105°C

C: -40°C to +125°C

• Single Supply Voltage and High Speed:

V<sub>CC</sub> ≥ 1.7 V 5MHz

V<sub>CC</sub> ≥ 2.5 V 10MHz

V<sub>CC</sub> ≥ 4.5 V 20MHz

Random and sequential Read modes

Write:

Write within 3 ms

Partial Page Writes Allowed

Write Protect: Quarter, Half or Whole Memory

Array

High-Reliability

Endurance: 4 Million Write Cycles

Data Retention: 100 Years

Enhanced ESD/Latch-up Protection

**HBM 4000V** 

REV0.9 - MAR 2024 RELEASED - -1

## PIN DESCIPTION



## ABSOLUTE MAXIMUM RATINGS

| Storage Temperature                         | -65°C ~ +150°C |
|---------------------------------------------|----------------|
| Voltage on any Pin with Respect to Ground * | -0.5V ~ +6.5V  |
| V <sub>ESD</sub> (HBM)                      | 4000V          |

Stresses above may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the Electrical Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

\*The DC input voltage on any pin should not be lower than -0.5 V or higher than  $V_{CC} + 0.5$  V. During transitions, the voltage on any pin may undershoot to no less than -1.5 V or overshoot to no more than  $V_{CC} + 1.5$  V, for periods of less than 20 ns.

REV0.9 - MAR 2024 RELEASED - - 2 -

# RELIABILITY CHARACTERISTICS (2)

| Parameter      | Symbol                  | Min.    | Тур. | Max. | Unit                 |
|----------------|-------------------------|---------|------|------|----------------------|
| Endurance      | N <sub>END</sub> (1)(2) | 4000000 | -    | -    | Program/Erase Cycles |
| Data Retention | $T_DR$                  | 100     | -    | -    | Years                |

<sup>(1)</sup> Page Mode,  $V_{CC} = 5 \text{ V}$ ,  $25^{\circ}\text{C}$ .

## DC ELECTRICAL CHARACTERISTICS

 $V_{CC}$  = 1.7 V to 5.5 V, unless otherwise specified.

| A25C64-A | $T_A = -40^{\circ}C$ to +85°C  | V <sub>CC</sub> = +1.7V to +5.5V |
|----------|--------------------------------|----------------------------------|
| A25C64-B | $T_A = -40^{\circ}C$ to +105°C |                                  |
| A25C64-C | $T_A = -40^{\circ}C$ to +125°C |                                  |

| Parameter                   | Symbol             | Condition                                                                                                                                                                                                                                     | Min.    | Тур. | Max.               | Unit |
|-----------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|--------------------|------|
| Supply Current (Read Mode)  | Iccr               | Read, SO open<br>1.7 V < V <sub>CC</sub> < 5.5 V                                                                                                                                                                                              | -       | -    | 3                  | mA   |
| Supply Current (Write Mode) | Iccw               | Write, $\overline{CS}$ = V <sub>CC</sub><br>1.7 V < V <sub>CC</sub> < 5.5 V                                                                                                                                                                   | -       | -    | 3                  | mA   |
| Standby Current             | I <sub>SB1</sub> * | $ \begin{aligned} &V_{\text{IN}} = \text{GND or V}_{\text{CC}}, \\ &\overline{\text{CS}} = V_{\text{CC}}, \overline{\text{WP}} = V_{\text{CC}}, \\ &\overline{\text{HOLD}} = V_{\text{CC}}, \\ &V_{\text{CC}} = 5.5 \text{ V} \end{aligned} $ | -       | -    | 5                  | μΑ   |
| Standby Current             | I <sub>SB2</sub> * | $V_{\text{IN}} = \text{GND or V}_{\text{CC}},$<br>$\overline{\text{CS}} = V_{\text{CC}}, \overline{\text{WP}} = \text{GND},$<br>$\overline{\text{HOLD}} = \text{GND},$<br>$V_{\text{CC}} = 5.5 \text{ V}$                                     | -       | -    | 5                  | μΑ   |
| Input Leakage Current       | ΙL                 | $V_{IN}$ = GND or $V_{CC}$                                                                                                                                                                                                                    | -       | -    | ±2                 | μA   |
| Output Leakage Current      | ILO                | $\overline{\text{CS}}$ = V <sub>CC</sub> ,<br>V <sub>OUT</sub> = GND or V <sub>CC</sub>                                                                                                                                                       | -       | -    | ±2                 | μA   |
| Input Low Voltage           | V <sub>IL1</sub>   | V <sub>CC</sub> ≥ 1.7V                                                                                                                                                                                                                        | -0.45   | -    | 0.3 Vcc            | V    |
| Input High Voltage          | V <sub>IH1</sub>   | V <sub>CC</sub> ≥ 1.7V                                                                                                                                                                                                                        | 0.7 Vcc | -    | V <sub>CC</sub> +1 | V    |
| Output Low Voltage          | V <sub>OL1</sub>   | $V_{CC} \ge 1.7 \text{ V},$ $I_{OL} = 3.0 \text{ mA}$                                                                                                                                                                                         | -       | -    | 0.4                | V    |
| Output High Voltage         | V <sub>OH1</sub>   | V <sub>CC</sub> ≥ 1.7 V,<br>I <sub>OH</sub> = −1.6 mA                                                                                                                                                                                         | 0.8 Vcc | -    | -                  | V    |

<sup>\*</sup> AC Test Conditions: (1) Input Pulse Voltages: 0.3 V<sub>CC</sub> to 0.7 V<sub>CC</sub> (2) Input rise and fall times: ≤ 10 ns

REV0.9 - MAR 2024 RELEASED - - 3 -

<sup>(2)</sup> These parameters are tested initially and after a design or process change that affects the parameter according to appropriate AEC-Q100 and JEDEC test methods.

<sup>(3)</sup> Input and output reference voltages: 0.5  $V_{CC}$  (4) Output load: current source  $I_{OL}$  max/ $I_{OH}$  max;  $C_L$  = 30 pF

# AC ELECTRICAL CHARACTERISTICS (1)

 $V_{CC}$  = 1.7 V to 5.5 V, unless otherwise specified.

| A25C64-A | $T_A = -40^{\circ}C$ to +85°C  | V <sub>CC</sub> = +1.7V to +5.5V |
|----------|--------------------------------|----------------------------------|
| A25C64-B | $T_A = -40^{\circ}C$ to +105°C |                                  |
| A25C64-C | $T_A = -40^{\circ}C$ to +125°C |                                  |

| 2                           |                     | V <sub>CC</sub> > 1.7 V |      | Vcc > 2.5 V |      | V <sub>CC</sub> > 4.5 V |      |      |      |      |      |
|-----------------------------|---------------------|-------------------------|------|-------------|------|-------------------------|------|------|------|------|------|
| Parameter S                 | Symbol              | Min.                    | Тур. | Max.        | Min. | Тур.                    | Max. | Min. | Тур. | Max. | Unit |
| Clock Frequency             | f <sub>SCK</sub>    | DC                      | -    | 5           | DC   | -                       | 10   | DC   | -    | 20   | MHz  |
| Data Setup Time             | <b>t</b> su         | 20                      | -    | -           | 10   | -                       | -    | 5    | -    | -    | ns   |
| Data Hold Time              | tн                  | 20                      | -    | -           | 10   | -                       | -    | 5    | -    | -    | ns   |
| SCK High Time               | twн                 | 80                      | -    | -           | 40   | -                       | -    | 20   | -    | -    | ns   |
| SCK Low Time                | tw∟                 | 80                      | -    | -           | 40   | -                       | -    | 20   | -    | -    | ns   |
| HOLD to Output<br>Low Z     | tız                 | -                       | -    | 80          | -    | -                       | 40   | -    | -    | 25   | ns   |
| Input Rise Time             | t <sub>RI</sub> (2) | -                       | -    | 1           | 1    | -                       | 1    | 1    | -    | 1    | μs   |
| Input Fall Time             | t <sub>FI</sub> (2) | -                       | -    | 1           | ı    | -                       | 1    | ı    | -    | 1    | μs   |
| HOLD Setup Time             | <b>t</b> HD         | 0                       | -    | -           | 0    | -                       | -    | 0    | -    | -    | ns   |
| HOLD Hold Time              | tcD                 | 20                      | -    | -           | 10   | -                       | -    | 5    | -    | -    | ns   |
| Output Valid from Clock Low | t <sub>V</sub>      | -                       | -    | 80          | -    | -                       | 40   | -    | -    | 20   | ns   |
| Output Hold Time            | t <sub>HO</sub>     | 0                       | -    | -           | 0    | -                       | -    | 0    | -    | -    | ns   |
| Output Disable<br>Time      | tois                | -                       | -    | 80          | -    | -                       | 40   | -    | -    | 20   | ns   |
| HOLD to Output<br>High Z    | tнz                 | -                       | -    | 80          | -    | -                       | 40   | -    | -    | 20   | ns   |
| CS High Time                | tcs                 | 80                      | -    | -           | 50   | -                       | -    | 25   | -    | -    | ns   |
| CS Setup Time               | tcss                | 20                      | -    | -           | 10   | -                       | -    | 5    | -    | -    | ns   |
| CS Hold Time                | tсsн                | 100                     | -    | -           | 50   | -                       | -    | 25   | -    | -    | ns   |
| CS Inactive Setup Time      | tcns                | 60                      | -    | -           | 30   | -                       | -    | 15   | -    | -    | ns   |
| CS Inactive Hold Time       | tсин                | 60                      | -    | -           | 30   | -                       | -    | 15   | -    | -    | ns   |
| WP Setup Time               | t <sub>WPS</sub>    | 20                      | -    | -           | 20   | -                       | -    | 20   | -    | -    | ns   |
| WP Hold Time                | twph                | 20                      | -    | -           | 20   | -                       | -    | 20   | -    | -    | ns   |
| Write Cycle Time            | twc <sup>(3)</sup>  | -                       | -    | 3           | -    | -                       | 3    | -    | -    | 3    | ms   |

(1) AC Test Conditions:

Input Pulse Voltages: 0.3  $V_{\text{CC}}$  to 0.7  $V_{\text{CC}}$ 

Input rise and fall times: ≤ 10 ns

Input and output reference voltages: 0.5  $\ensuremath{V_{\text{CC}}}$ 

Output load: current source  $I_{OL}$  max/ $I_{OH}$  max;  $C_L$  = 30 pF

- (2) This parameter is tested initially and after a design or process change that affects the parameter.
- (3) two is the time from the rising edge of  $\overline{CS}$  after a valid write sequence to the end of the internal write cycle.

REV0.9 - MAR 2024 RELEASED - - 4

# POWER-UP TIMING (1)(2)

| Parameter        | Symbol       | Condition | Min. | Тур. | Max. | Unit |
|------------------|--------------|-----------|------|------|------|------|
| Power-up to Read | <b>t</b> PUR |           | -    | -    | 0.1  | ms   |
| Write Operation  | <b>t</b> PUW |           | -    | -    | 0.1  | ms   |

- (1) This parameter is tested initially and after a design or process change that affects the parameter.
- (2) thur and the ware the delays required from the time Vcc is stable until the specified operation can be initiated

## **BLOCK DIAGRAM**



REV0.9 - MAR 2024 RELEASED - - 5 -





## **DETAILED INFORMATION**

**Serial Data Input (SI):** The SPI Serial data input (SI) is used to serially receive write instructions, addresses or data to the device on the rising edge of the Serial Clock (SCK) input pin.

**Serial Data Output (SO):** The SPI Serial data output (SO) is used to read data or status from the device on the falling edge of CLK.

Serial Clock (SCK): The SPI Serial Clock Input (SCK) pin provides the timing for serial input and output operations.

Chip Select ( $\overline{\text{CS}}$ ): The SPI Chip Select ( $\overline{\text{CS}}$ ) pin enables and disables device operation. When ( $\overline{\text{CS}}$ ) is high, the device is deselected and the Serial Data Output (SO) pins are at high impedance. When deselected, the devices power consumption will be at standby levels unless an internal write cycle is in progress. When ( $\overline{\text{CS}}$ ) is brought low, the device will be selected, power consumption will increase to active levels and instructions can be written to and data read from the device. After power-up, ( $\overline{\text{CS}}$ ) must transition from high to low before a new instruction will be accepted.

**Hold** ( $\overline{HOLD}$ ): The  $\overline{HOLD}$  pin allows the device to be paused while it is actively selected. When  $\overline{HOLD}$  is brought low, while  $\overline{CS}$  is low, the SO pin will be at high impedance and signals on the SI and SCK pins will be ignored (don't care). When  $\overline{HOLD}$  is brought high, device operation can resume. The  $\overline{HOLD}$  function can be useful when multiple devices are sharing the same SPI signals. The  $\overline{HOLD}$  pin is active low.

Write Protect ( $\overline{WP}$ ): The Write Protect ( $\overline{WP}$ ) pin is used in conjunction with the Status Register Write Disable (SRWD) Bit to prevent the Status Registers from being written. Write Protect ( $\overline{WP}$ ) pin and Status Register Write Disable (SRWD) Bit enable the device to be put in the Hardware Protected mode (when Status Register Write Disable (SRWD) Bit is set to 1, and Write Protect ( $\overline{WP}$ ) pin is driven low).

REV0.9 - MAR 2024 RELEASED - - 6 -

## **FUNCTION DESCRIPTION**

The A25C64 device supports the Serial Peripheral Interface (SPI) bus protocol, modes (0,0) and (1,1). The device contains an 8-bit instruction register. The instruction set and associated op-codes are listed in Table 1.

Reading data stored in the A25C64 is accomplished by simply providing the READ command and an address. Writing to the A25C64, in addition to a WRITE command, address and data, also requires enabling the device for writing by first setting certain bits in a Status Register, as will be explained later.

After a high to low transition on the  $\overline{\text{CS}}$  input pin, the A25C64 will accept any one of the six-instruction op-codes listed in Table 1 and will ignore all other possible 8-bit combinations. The communication protocol follows the timing from Figure 10.

Table 1

| Instruction | Opcode    | Operation                |  |
|-------------|-----------|--------------------------|--|
| WREN        | 0000 0110 | Enable Write Operations  |  |
| WRDI        | 0000 0100 | Disable Write Operations |  |
| RDSR        | 0000 0101 | Read Status Register     |  |
| WRSR        | 0000 0001 | Write Status Register    |  |
| READ        | 0000 0011 | Read Data from Memory    |  |
| WRITE       | 0000 0010 | Write Data to Memory     |  |

#### 1.Status Register

The Status Register, as shown in Table 2, contains a number of status and control bits.

Table 2

| 7    | 6 | 5 | 4 | 3   | 2   | 1   | 0     |
|------|---|---|---|-----|-----|-----|-------|
| SRWD | 0 | 0 | 0 | BP1 | BP0 | WEL | READY |

**READY**: The READY bit indicates whether the device is busy with a write operation. This bit is automatically set to 1 during an internal write cycle, and reset to 0 when the device is ready to accept commands. For the host, this bit is read only.

**BP0, BP1:** The BP0 and BP1 (Block Protect) bits determine which blocks are currently write protected. They are set by the user with the WRSR command and are non-volatile. The user is allowed to protect a quarter, one half or the entire memory, by setting these bits according to Table 3. The protected blocks then become read-only.

REV0.9 - MAR 2024 RELEASED - - 7 -

Table 3

| Status Regi | ster Bits | Array Address Dretested | Drotootion               |  |
|-------------|-----------|-------------------------|--------------------------|--|
| BP1         | BP0       | Array Address Protected | Protection               |  |
| 0           | 0         | None                    | No Protection            |  |
| 0           | 1         | 1800h-1FFFh             | Quarter Array Protection |  |
| 1           | 0         | 1000h-1FFFh             | Half Array Protection    |  |
| 1           | 1         | 0000h-1FFFh             | Full Array Protection    |  |

**SRWD:** The SRWD (Status Register Write Disable) bit acts as an enable for the  $\overline{WP}$  pin. Hardware write protection is enabled when the  $\overline{WP}$  pin is low and the SRWD bit is 1. This condition prevents writing to the status register and to the block protected sections of memory. While hardware write protection is active, only the non-block protected memory can be written. Hardware write protection is disabled when the  $\overline{WP}$  pin is high or the SRWD bit is 0. The SRWD bit,  $\overline{WP}$  pin and WEL bit combine to either permit or inhibit Write operations, as detailed in Table 4.

Table 4

| SRWD | WP   | WEL | Protected Blocks | Unprotected Blocks | Status Register |
|------|------|-----|------------------|--------------------|-----------------|
| 0    | Х    | 0   | Protected        | Protected          | Protected       |
| 0    | X    | 1   | Protected        | Writable           | Writable        |
| 1    | Low  | 0   | Protected        | Protected          | Protected       |
| 1    | Low  | 1   | Protected        | Writable           | Protected       |
| Х    | High | 0   | Protected        | Protected          | Protected       |
| Х    | High | 1   | Protected        | Writable           | Writable        |

#### 2. Write Operations

The A25C64 device powers up into a write disable state. The device contains a Write Enable Latch (WEL) which must be set before attempting to write to the memory array or to the status register. In addition, the address of the memory location(s) to be written must be outside the protected area, as defined by BP0 and BP1 bits from the status register.

Write Enable and Write Disable: The internal Write Enable Latch and the corresponding Status Register WEL bit are set by sending the WREN instruction to the A25C64. Care must be taken to take the  $\overline{CS}$  input high after the WREN instruction, as otherwise the Write Enable Latch will not be properly set. WREN timing is illustrated in Figure 1. The WREN instruction must be sent prior to any WRITE or WRSR instruction.

REV0.9 - MAR 2024 RELEASED - - 8 -





The internal write enable latch is reset by sending the WRDI instruction as shown in Figure 2. Disabling write operations by resetting the WEL bit, will protect the device against inadvertent writes.

Figure 2



Byte Write: Once the WEL bit is set, the user may execute a write sequence, by sending a WRITE instruction, a 16-bit address and a data byte as shown in Figure 3. Only 13 significant address bits are used by the A25C64. The rest are don't care bits. Internal programming will start after the low to high  $\overline{CS}$  transition. During an internal write cycle, all commands, except for RDSR (Read Status Register) will be ignored. The  $\overline{READY}$  bit will indicate if the internal write cycle is in progress ( $\overline{READY}$  high), or the device is ready to accept commands ( $\overline{READY}$  low).

Figure 3



REV0.9 - MAR 2024 RELEASED - - 9 -

Page Write: After sending the first data byte to the A25C64, the host may continue sending data, up to a total of 32 bytes, according to timing shown in Figure 4. After each data byte, the lower order address bits are automatically incremented, while the higher order address bits (page address) remain unchanged. If during this process the end of page is exceeded, then loading will "roll over" to the first byte in the page, thus possibly overwriting previously loaded data. Following completion of the write cycle, the A25C64 is automatically returned to the write disable state.

Figure 4



Table 5

| Device            | Address Significant Bits | Address Don't Care Bits | Address Clock Pulses |
|-------------------|--------------------------|-------------------------|----------------------|
| Main Memory Array | A12 - A0                 | A15 – A13               | 16                   |

**Write Status Register:** The Status Register is written by sending a WRSR instruction according to timing shown in Figure 5. Only bits 2, 3, 4, 5, 6 and 7 can be written using the WRSR command.

Figure 5



Write Protection: The Write Protect  $(\overline{WP})$  pin can be used to protect the Block Protect bits BP0 and BP1 against being inadvertently altered. When  $(\overline{WP})$  is low and the SRWD bit is set to "1", write operations to the Status Register are inhibited.  $(\overline{WP})$  going low while  $(\overline{CS})$  is still low will interrupt a write to the status register. If the internal write cycle has already been initiated,  $(\overline{WP})$  going low will have no effect on any write operation to the

REV0.9 - MAR 2024 RELEASED - - 10 -

Status Register. The  $(\overline{WP})$  pin function is blocked when the SRWD bit is set to "0". The  $(\overline{WP})$  input timing is shown in Figure 6.

## 3. Read Operations

Read from Memory Array: To read from memory, the host sends a READ instruction followed by a 16-bit address. After receiving the last address bit, the A25C64 will respond by shifting out data on the SO pin (as shown in Figure 7). Sequentially stored data can be read out by simply continuing to run the clock. The internal address pointer is automatically incremented to the next higher address as data is shifted out. After reaching the highest memory address, the address counter "rolls over" to the lowest memory address, and the read cycle can be continued indefinitely. The read operation is terminated by taking  $\overline{\text{CS}}$  high.

Figure 7

**Read Status Register:** To read the status register, the host simply sends a RDSR command. After receiving the last bit of the command, the A25C64 will shift out the contents of the status register on the SO pin (Figure 8). The status register may be read at any time, including during an internal write cycle.

REV0.9 - MAR 2024 RELEASED - - 11 -

Figure 8



#### 4. Hold Operation

The  $\overline{HOLD}$  input can be used to pause communication between host and A25C64. To pause,  $\overline{HOLD}$  must be taken low while SCK is low (Figure 9). During the hold condition the device must remain selected ( $\overline{CS}$  low). During the pause, the data output pin (SO) is tri-stated (high impedance) and SI transitions are ignored. To resume communication,  $\overline{HOLD}$  must be taken high while SCK is low.

SCK THO THO THO THO SO

Note:Dashed Line=mode(1.1)

Figure 9

#### 5. Design Considerations

The A25C64 device incorporates Power–On Reset (POR) circuitry which protects the internal logic against powering up in the wrong state. The device will power up into Standby mode after V<sub>CC</sub> exceeds the POR trigger level and will power down into Reset mode when V<sub>CC</sub> drops below the POR trigger level. This bi–directional POR behavior protects the device against 'brown–out' failure following a temporary loss of power.

The A25C64 device powers up in a write disable state and in a low power standby mode. A WREN instruction must be issued prior to any writes to the device.

REV0.9 - MAR 2024 RELEASED - - 12 -

After power up, the  $\overline{\text{CS}}$  pin must be brought low to enter a ready state and receive an instruction. After a successful byte/page write or status register write, the device goes into a write disable mode. The  $\overline{\text{CS}}$  input must be set high after the proper number of clock cycles to start the internal write cycle. Access to the memory array during an internal write cycle is ignored and programming is continued. Any invalid op-code will be ignored and the serial output pin (SO) will remain in the high impedance state.

### **BUS TIMING**





REV0.9 - MAR 2024 RELEASED - - 13 -

## PACKAGE INFORMATION

Dimension in SOP8 (Unit: mm)







| Symbol | Min       | Max   |
|--------|-----------|-------|
| Α      | 1.350     | 1.750 |
| A1     | 0.100     | 0.230 |
| В      | 0.390     | 0.480 |
| С      | 0.210     | 0.260 |
| D      | 4.700     | 5.100 |
| E1     | 3.700     | 4.100 |
| Е      | 5.800     | 6.200 |
| е      | 1.270 BSC |       |
| L      | 0.500     | 0.800 |
| θ      | 0°        | 8°    |

REV0.9 - MAR 2024 RELEASED - - 14 -

## Dimension in TSSOP8 Package (Unit: mm)



Top View



Side View



| Symbol | Min       | Max   |
|--------|-----------|-------|
| D      | 2.900     | 3.100 |
| Е      | 6.200     | 6.600 |
| E1     | 4.300     | 4.500 |
| Α      | -         | 1.200 |
| A1     | 0.050     | 0.150 |
| b      | 0.210     | 0.300 |
| е      | 0.650 BSC |       |
| L      | 0.450     | 0.750 |
| L1     | 1.000 REF |       |

REV0.9 - MAR 2024 RELEASED - -15 -

## Dimension in DFN8 (Unit: mm)



| Symbol | Min       | Max   |
|--------|-----------|-------|
| Α      | 0.500     | 0.600 |
| A1     | 0.000     | 0.050 |
| A3     | 0.152 REF |       |
| D      | 1.900     | 2.100 |
| Е      | 2.900     | 3.100 |
| b      | 0.200     | 0.300 |
| L      | 0.250     | 0.350 |
| D2     | 1.300     | 1.500 |
| E2     | 1.200     | 1.400 |
| е      | 0.500 BSC |       |

REV0.9 - MAR 2024 RELEASED - - 16 -





## **IMPORTANT NOTICE**

AiT Semiconductor Inc. (AiT) reserves the right to make changes to any its product, specifications, to discontinue any integrated circuit product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

AiT Semiconductor Inc.'s integrated circuit products are not designed, intended, authorized, or warranted to be suitable for use in life support applications, devices or systems or other critical applications. Use of AiT products in such applications is understood to be fully at the risk of the customer. As used herein may involve potential risks of death, personal injury, or serve property, or environmental damage. In order to minimize risks associated with the customer's applications, the customer should provide adequate design and operating safeguards.

AiT Semiconductor Inc. assumes to no liability to customer product design or application support. AiT warrants the performance of its products of the specifications applicable at the time of sale.

REV0.9 - MAR 2024 RELEASED - - 17 -